廬
ISL6556B
Data Sheet
December 28, 2004
FN9097.4
Optimized Multi-Phase PWM Controller
with 6-Bit DAC and Programmable Internal
Temperature Compensation for VR10.X
Application
The ISL6556B controls microprocessor core voltage
regulation by driving up to 4 synchronous-rectified buck
channels in parallel. Multi-phase buck converter architecture
uses interleaved timing to multiply channel ripple frequency
and reduce input and output ripple currents.
The ISL6556B utilizes r
DS(ON)
current sensing in each
phase for adaptive voltage positioning (droop), channel-
current balancing, and overcurrent protection. To ensure the
accuracy of droop, a programmable internal temperature
compensation function is implemented to nullify the effect of
r
DS(ON)
temperature sensitivity.
A unity gain, differential amplifier is provided for remote voltage
sensing. Any potential difference between remote and local
grounds can be eliminated using the remote-sense amplifier.
The precision threshold-sensitive enable input is available to
accurately coordinate the startup of the ISL6556B with Intersil
MOSFET driver IC. Dynamic-VID鈩?technology allows
seamless on-the-fly VID changes. The offset pin allows accurate
voltage offset settings that are independent of VID setting. The
ISL6556B uses 5V bias and has a built-in shunt regulator to
allow 12V bias using only a small external limiting resistor.
Features
鈥?Precision Multi-Phase Core Voltage Regulation
- Differential Remote Voltage Sensing
-
鹵0.5%
System Accuracy Over Temperature and Life
- Adjustable Reference-Voltage Offset
鈥?Precision r
DS(ON)
Current Sensing
- Integrated Programmable Temperature Compensation
- Accurate Load-Line Programming
- Accurate Channel-Current Balancing
- Low-Cost, Lossless Current Sensing
鈥?Internal Shunt Regulator for 5V or 12V Biasing
鈥?Microprocessor Voltage Identification Input
- Dynamic VID鈩?Technology
- 6-Bit VID Input
- 0.8375V to 1.600V in 12.5mV Steps
鈥?Threshold Enable Function for Precision Sequencing
鈥?Overcurrent Protection
鈥?Overvoltage Protection
- No Additional External Components Needed
- OVP Pin to drive optional Crowbar Device
鈥?2, 3, or 4 Phase Operation up to 1.5MHz per Phase
鈥?QFN Package Option
- QFN Compliant to JEDEC PUB95 MO-220 QFN - Quad
Flat No Leads - Product Outline
- QFN Near Chip Scale Package Footprint; Improves
PCB Efficiency, Thinner in Profile
鈥?/div>
Pb-free Available (RoHS Compliant)
Ordering Information
PART NUMBER TEMP. (擄C)
ISL6556BCB*
ISL6556BCBZ*
(Note)
ISL6556BCBZA
-T (Note)
ISL6556BCR*
ISL6556BCRZ*
(Note)
0 to 70
0 to 70
0 to 70
0 to 70
0 to 70
PACKAGE
28 Ld SOIC
PKG. DWG. #
M28.3
28 Ld SOIC (Pb-free) M28.3
28 Ld SOIC Tape and M28.3
Reel (Pb-free)
32 Ld 5x5B QFN
32 Ld 5x5B QFN
(Pb-free)
L32.5x5B
L32.5x5B
* Add 鈥?T鈥?suffix for tape and reel.
NOTE: Intersil Pb-free products employ special Pb-free material
sets; molding compounds/die attach materials and 100% matte tin
plate termination finish, which are RoHS compliant and compatible
with both SnPb and Pb-free soldering operations. Intersil Pb-free
products are MSL classified at Pb-free peak reflow temperatures that
meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.
1
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures.
1-888-INTERSIL or 321-724-7143
|
Intersil (and design) is a registered trademark of Intersil Americas Inc.
Dynamic VID鈩?is a trademark of Intersil Americas Inc. Copyright 漏 Intersil Americas Inc. 2002-2004. All Rights Reserved
All other trademarks mentioned are the property of their respective owners.
next