K4D553235F-GC
256M GDDR SDRAM
Note 1 :
- The JEDEC DDR specification currently defines the output data valid window(tDV) as the time period when the data
strobe and all data associated with that data strobe are coincidentally valid.
- The previously used definition of tDV(=0.35tCK) artificially penalizes system timing budgets by assuming the worst case
output vaild window even then the clock duty cycle applied to the device is better than 45/55%
- A new AC timing term, tQH which stands for data output hold time from DQS is difined to account for clock duty cycle
variation and replaces tDV
- tQHmin = tHP-X where
. tHP=Minimum half clock period for any given cycle and is defined by clock high or clock low time(tCH,tCL)
. X=A frequency dependent timing allowance account for tDQSQmax
tQH Timing (CL4, BL2)
tHP
0
CK, CK
CS
DQS
tDQSQ(max)
tQH
tDQSQ(max)
DQ
Qa0
Qa1
1
2
3
4
5
COMMAND
READA
Power Down Timing
CK, CK
t
IS
CKE
3t
CK
t
IS
Command
VALID
NOP
NOP
NOP
NOP
NOP
NOP
VALID
Enter Power Down mode
(Read or Write operation
must not be in progress)
Exit Powr Down mode
- 14 -
Rev 1.6 (May 2005)