K4C89183AF
Multiple Bank Write Timing (CL=5)
0
CLK
CLK
l
RBD
=2cycles
Command
WRA
LAL
WRA
LAL
DESL
WRA
l
RBD
=2cycles
LAL
WRA
l
RBD
=2cycles
LAL
WRA
l
RBD
=2cycles
LAL
WRA
l
RBD
=2cycles
LAL
WRA
LAL
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
Address
UA
Bank
"a"
LA
UA
Bank
"b"
LA
UA
Bank
"a"
LA
UA
Bank
"b"
LA
UA
Bank
"c"
LA
UA
Bank
"d"
LA
UA
Bank
"a"
LA
Bank Add.
l
RC
(Bank"a")=6cycles
Unidirectional DS/QS mode
DS
(input)
QS
(Output)
Low
WL=4
WL=4
DQ
(input)
Da0 Da1 Da2 Da3 Db0 Db1 Db2 Db3
Da0 Da1 Da2 Da3 Db0 Db1 Db2 Db3 Dc0 Dc1
l
RC
(Bank"b")=6cycles
Unidirectional DS/Free Running QS mode
DS
(input)
QS
(Output)
WL=4
DQ
(input)
Da0 Da1 Da2 Da3 Db0 Db1 Db2 Db3
Da0 Da1 Da2 Da3 Db0 Db1 Db2 Db3 Dc0 Dc1
WL=4
Note :I
RC
to the same bank must be satisfied.
- 38 -
REV. 0.7 Jan. 2005