最新免费av在线观看,亚洲综合一区成人在线,中文字幕精品无码一区二区三区,中文人妻av高清一区二区,中文字幕乱偷无码av先锋

K4D551638D-TC60 Datasheet

  • K4D551638D-TC60

  • 256Mbit GDDR SDRAM

  • 232.04KB

  • 18頁

  • SAMSUNG   SAMSUNG

掃碼查看芯片數(shù)據(jù)手冊(cè)

上傳產(chǎn)品規(guī)格書

PDF預(yù)覽

K4D551638D-TC
MODE REGISTER SET(MRS)
256M GDDR SDRAM
The mode register stores the data for controlling the various operating modes of DDR SDRAM. It programs CAS latency,
addressing mode, burst length, test mode, DLL reset and various vendor specific options to make DDR SDRAM useful for
variety of different applications. The default value of the mode register is not defined, therefore the mode register must be
written after EMRS setting for proper operation. The mode register is written by asserting low on CS, RAS, CAS and
WE(The DDR SDRAM should be in active mode with CKE already high prior to writing into the mode register). The state of
address pins A
0
~ A
12
and BA
0
, BA
1
in the same cycle as CS, RAS, CAS and WE going low is written in the mode register.
Minimum two clock cycles are requested to complete the write operation in the mode register. The mode register contents
can be changed using the same command and clock cycle requirements during operation as long as all banks are in the
idle state. The mode register is divided into various fields depending on functionality. The burst length uses A
0
~ A
2
,
addressing mode uses A
3
, CAS latency(read latency from column address) uses A
4
~ A
6
. A
7
is used for test mode. A
8
is
used for DLL reset. A
7,
A
8
, BA
0
and BA
1
must be set to low for normal MRS operation. Refer to the table for specific codes
for various burst length, addressing modes and CAS latencies.
BA
1
RFU
BA
0
0
A
12
A
11
A
10
A
9
A
8
DLL
A
7
TM
A
6
A
5
A
4
A
3
BT
A
2
A
1
A
0
Address Bus
RFU
CAS Latency
Burst Length
Mode Register
DLL
A
8
0
1
DLL Reset
No
Yes
Test Mode
A
7
0
1
mode
Normal
Test
Burst Type
A
3
0
1
Type
Sequential
Interleave
Burst Length
0
CAS Latency
BA
0
0
1
A
n
~ A
0
MRS
EMRS
A
6
0
0
0
0
* RFU(Reserved for future use)
should stay "0" during MRS
cycle.
1
1
1
1
MRS Cycle
0
CK, CK
Command
NOP
Precharge
All Banks
NOP
NOP
MRS
A
2
Latency
Reserved
Reserved
Reserved
3
4
Reserved
Reserved
Reserved
0
0
0
0
1
1
1
1
A
1
0
0
1
1
0
0
1
1
A
0
0
1
0
1
0
1
0
1
Burst Type
Sequential
Reserve
2
4
8
Reserve
Reserve
Reserve
Reserve
Interleave
Reserve
2
4
8
Reserve
Reserve
Reserve
Reserve
A
5
0
0
1
1
0
0
1
1
A
4
0
1
0
1
0
1
0
1
1
2
3
4
5
6
7
8
NOP
Any
Command
NOP
NOP
t
RP
t
MRD
=2 t
CK
*1 : MRS can be issued only at all banks precharge state.
*2 : Minimum
t
RP
is required to issue MRS command.
- 8 -
Rev 1.8 (Oct. 2003)

K4D551638D-TC60相關(guān)型號(hào)PDF文件下載

您可能感興趣的PDF文件資料

熱門IC型號(hào)推薦

掃碼下載APP,
一鍵連接廣大的電子世界。

在線人工客服

買家服務(wù):
賣家服務(wù):
技術(shù)客服:

0571-85317607

網(wǎng)站技術(shù)支持

13606545031

客服在線時(shí)間周一至周五
9:00-17:30

關(guān)注官方微信號(hào),
第一時(shí)間獲取資訊。

建議反饋
返回頂部

建議反饋

聯(lián)系人:

聯(lián)系方式:

按住滑塊,拖拽到最右邊
>>
感謝您向阿庫(kù)提出的寶貴意見,您的參與是維庫(kù)提升服務(wù)的動(dòng)力!意見一經(jīng)采納,將有感恩紅包奉上哦!