最新免费av在线观看,亚洲综合一区成人在线,中文字幕精品无码一区二区三区,中文人妻av高清一区二区,中文字幕乱偷无码av先锋

CS8406 Datasheet

  • CS8406

  • 192 kHz Digital Audio Interface Transmitter

  • 904.00KB

  • 40頁

  • CIRRUS

掃碼查看芯片數(shù)據(jù)手冊

上傳產(chǎn)品規(guī)格書

PDF預(yù)覽

CS8406
15.APPENDIX B: CHANNEL STATUS AND USER DATA BUFFER MANAGEMENT
The CS8406 has a comprehensive channel status (C) and user (U) data buffering scheme which
allows the user to manage the C and U data through the control port.
15.1 AES3 Channel Status(C) Bit Management
The CS8406 contains sufficient RAM to store a full block of C data for both A and B channels
(192x2 = 384 bits), and also 384 bits of U information. The user may read from or write to these
RAM buffers through the control port.
The CS8406 manages the flow of channel status data at the block level, meaning that entire
blocks of channel status information are buffered at the input, synchronized to the output time-
base, and then transmitted. The buffering scheme involves a cascade of 2 block-sized buffers,
named E and F, as shown in Figure 16. The MSB of each byte represents the first bit in the serial
C data stream. For example, the MSB of byte 0 (which is at control port address 20h) is the con-
sumer/professional bit for channel status block A.
The E buffer is accessible from the control port, allowing read and writing of the C data. The F
buffer is used as the source of C data for the AES3 transmitter. The F buffer accepts block trans-
fers from the E buffer.
A
8 -bits
B
8 -b its
E
24
w o rds
F
Tran sm it
D a ta
Bu ffer
To
AES3
Tra nsm itte r
C on tro l Port
Figure 16. Channel Status Data Buffer Structure
15.1.1 Accessing the E buffer
The user can monitor the data being transferred by reading the E buffer, which is mapped into
the register space of the CS8406, through the control port. The user can modify the data to be
transmitted by writing to the E buffer.
The user can configure the interrupt enable register to cause interrupts to occur whenever 鈥淓 to
F鈥?buffer transfers occur. This allows determination of the allowable time periods to interact with
the E buffer.
Also provided is an 鈥淓 to F鈥?inhibit bit. The 鈥淓 to F鈥?buffer transfer is disabled whenever the user
sets this bit. This may be used whenever 鈥渓ong鈥?control port interactions are occurring.
A flowchart for reading and writing to the E buffer is shown in Figure 17. For writing, the sequence
starts after a E to F transfer, which is based on the output timebase.
40
DS580F1

CS8406相關(guān)型號PDF文件下載

您可能感興趣的PDF文件資料

熱門IC型號推薦

掃碼下載APP,
一鍵連接廣大的電子世界。

在線人工客服

買家服務(wù):
賣家服務(wù):
技術(shù)客服:

0571-85317607

網(wǎng)站技術(shù)支持

13606545031

客服在線時間周一至周五
9:00-17:30

關(guān)注官方微信號,
第一時間獲取資訊。

建議反饋
返回頂部

建議反饋

聯(lián)系人:

聯(lián)系方式:

按住滑塊,拖拽到最右邊
>>
感謝您向阿庫提出的寶貴意見,您的參與是維庫提升服務(wù)的動力!意見一經(jīng)采納,將有感恩紅包奉上哦!